AND gate: Difference between revisions

From testwiki
Jump to navigation Jump to search
Fixed wording.
 
(No difference)

Latest revision as of 05:55, 23 February 2025

Template:Short description

AND gate truth table
Input Output
A B A AND B
Template:No2 Template:No2 Template:No2
Template:No2 Template:Yes2 Template:No2
Template:Yes2 Template:No2 Template:No2
Template:Yes2 Template:Yes2 Template:Yes2

The AND gate is a basic digital logic gate that implements the logical conjunction (∧) from mathematical logicTemplate:Snd AND gates behave according to their truth table. A HIGH output (1) results only if all the inputs to the AND gate are HIGH (1). If any of the inputs to the AND gate are not HIGH, a LOW (0) is outputted. The function can be extended to any number of inputs by multiple gates up in a chain.

Symbols

There are three symbols for AND gates: the American (ANSI or 'military') symbol and the IEC ('European' or 'rectangular') symbol, as well as the deprecated DIN symbol. Additional inputs can be added as needed. For more information see the Logic gate symbols article. It can also be denoted as symbol "^" or "&".

MIL/ANSI symbol    IEC symbol    DIN symbol

The AND gate with inputs A and B and output C implements the logical expression C=AB. This expression also may be denoted as C=AB or C=A&B.

As of Unicode 16.0.0, the AND gate is also encoded in the Symbols for Legacy Computing Supplement block as Template:Unichar.

Implementations

Template:Gallery In logic families like TTL, NMOS, PMOS and CMOS, an AND gate is built from a NAND gate followed by an inverter. In the CMOS implementation above, transistors T1-T4 realize the NAND gate and transistors T5 and T6 the inverter. The need for an inverter makes AND gates less efficient than NAND gates.

AND gates can also be made from discrete components and are readily available as integrated circuits in several different logic families.

Analytical representation

f(a,b)=a*b is the analytical representation of AND gate:

  • f(0,0)=0*0=0
  • f(0,1)=0*1=0
  • f(1,0)=1*0=0
  • f(1,1)=1*1=1

Alternatives

Template:Further If no specific AND gates are available, one can be made from NAND or NOR gates, because NAND and NOR gates are "universal gates" [1] meaning that they can be used to make all the others.

Desired gate NAND construction NOR construction

AND gates with multiple inputs

AND gates with multiple inputs are designated with the same symbol, with more lines leading in.[2] While direct implementations with more than four inputs are possible in logic families like CMOS, these are inefficient. More efficient implementations use a cascade of NAND and NOR gates, as shown in the picture on the right below. This is more efficient than the cascade of AND gates shown on the left. [3]

See also

Template:Commons category

References

Template:Reflist

Template:Navbox

  1. Mano, M. Morris and Charles R. Kime. Logic and Computer Design Fundamentals, Third Edition. Prentice-Hall, 2004. p. 73.
  2. Template:Cite web
  3. Template:Cite web